

### LAB REPORT

Khulna University of Engineering & Technology

#### **Computer Science and Engineering**

Name : Doniel Tripura

Roll : 1907121

Section : B

Semester : 2nd

Experiment No: 09



Experiment name: Study of Agynchuronous Counters

### ATM ;

- (i) To design a o to 12 bit up comtest.
- (ii) To design a 15 to 3 bit down comber.

# Learning Objective:

- (i) To Learn about any nchronous counter and its application.
- (ii) To Learn the design of assynchronous up counter and down counter.

## Components required:

10 7476, Patch Coulds & IC trainer hit

## Theory !

A counter in which each flip flop is triggered by the autput goes to provious flip-flop. As all the flip flops don't state change state simultaneously. Spike occur at the output. To avoid this, Storoke pulse is required. Because of propagation delay the operating

Asynchronous counters are easy and simple to construct.

## Brocedure:

- (1) All the components for their workings were checked.
- (i) The appropriate IC into the IC base was inserted.
- (iii) Connections were made as shown in the circuit diagram.
  - (iv) The truth table was verified and the outputs were also verified.

## Truth Table for 0-12 up counter:

| camter | an | , Q2 | 91 | Qo | Canter >tate | Qn | Q2 | Q1 Q0 |
|--------|----|------|----|----|--------------|----|----|-------|
| 0      | 0  | 0    | 0  | 0  | ヌ            | 0  | l  | 1 1   |
| 1      | 0  | 0    | O  | 1  | 8            | 1  | O  | 00    |
| 2      | 0  | 0    | 1  | 0  | 9            | 1  | 0  | 0 1   |
| 3      | 0  | 0    | l  | 1  | 10           | 1  | O  | 10    |
| 4      | 0  | 1    | O  | 0  | 11           | l  | 0  | 11    |
| 5      | 0  | 1    | O  | 1  | 12           | 1  | 1  | 00    |
| 6      | 0  | 1    | 1  | C  | 13           | O  | 0  | 00    |





Truth Table for 15 to 3 dan counter

| Canter | Q3 Q2 Q1 Q0 | Canter | Q3 Q2 Q1 Q0 |
|--------|-------------|--------|-------------|
| 15     | 1 1 1 1     | 8      | 1000        |
| 14     | 1110        | 7      | 0111        |
| 13     | 1001        | 6      | 0110        |
| 12     | 1100        | 5      | 0101        |
| 11     | 101         | 9      | 0.1.0       |
| 10     | 1010        | >      | 0011        |
| 9      | 1001        | 2      | D 1 1 1     |





Result: The working method of convenionaus contents is verified.

viva awes Hon:

Ano: The output of which sequential chicust counter is free from clock signal in called asynchronous counters.

a. How is it different from synchronous combons, Ano; In synchronous counter every flip-flops over connected with same clock signal, where in asynchronous counter flip flop one not connected to same clock signal, they separate their signal from previous ortput.